MTS Layout Engineer(Serdes)

May 14, 2024
Not specified,
... Not specified
... Intermediate
Full time
... Office work


WHAT YOU DO AT AMD CHANGES EVERYTHING

We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives. 

AMD together we advance_




THE ROLE: 

The AMD SerDes Technology Group develops high-performance, multi-protocol wireline transceivers in state-of-the-art CMOS process. We are currently seeking an experience analog/mixed-signal layout design engineer to join our world-class team in the development of SerDes solutions to facilitate the future connectivity of AMD CPU and GPU products.

 

THE PERSON: 

You have a passion for high speed layout design with innovative and creative ideas to solve complex design challenges. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems. 

 

 KEY RESPONSIBILITIES: 

  • Layout design of high speed and high performance SerDes analog mixed signal circuit in accordance to project requirements and specifications.
  • Block level physical implementation which includes floor-planning, power distribution network, clock and signal routing, analog and mixed signal transistor level layout.
  • Participate in post-layout circuit performance analysis
  • Participate in block/IP/chip level integration activities
  • Estimate realistic schedule, track and report clear progress and status
  • Strong participation in defining layout methodology and flow
  • Driving layout productivity improvement initiatives (i.e: pcell development and automation)
  • Other responsibilities which include supervision of layout resources (onsite and offsite), assessing and correcting layout quality issues, and providing feedback to design teams.

PREFERRED EXPERIENCE: 

  • 4 year of layout design experience in lower process nodes (7nm or below)
  • Good understanding of analog and mixed signal layout fundamentals, IR, EM, self and coupling capacitances, RC delay and self-heating
  • Good understanding of high speed critical signal routing and shielding
  • Strong in physical design verifications (LVS/DRC/ERC/ANT/ESD/etc)
  • Familiarity with circuit design concepts/flows and IC manufacturing processes
  • Experience in layout of high-speed SerDes blocks and PLLs in advanced Fin-FET process is a plus
  • Experience with digital on top integration flow or digital SOC flow is a benefit
  • Experience with Cadence SKILL and other programming is a benefit (Perl, Pythong, Tcl, etc ...)
  • Ability to work closely with the remote & different time zones design teams 
  • Excellent team player and good communication skills

ACADEMIC CREDENTIALS: 

  • Bachelors or Masters degree in computer engineering/Electrical Engineering. 

LOCATION:

Penang, Malaysia

 

#LI-FL1

#LI-Hybrid




Benefits offered are described:  AMD benefits at a glance.

 

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.   We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Benefits offered are described:  AMD benefits at a glance.

 

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.   We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

THE ROLE: 

The AMD SerDes Technology Group develops high-performance, multi-protocol wireline transceivers in state-of-the-art CMOS process. We are currently seeking an experience analog/mixed-signal layout design engineer to join our world-class team in the development of SerDes solutions to facilitate the future connectivity of AMD CPU and GPU products.

 

THE PERSON: 

You have a passion for high speed layout design with innovative and creative ideas to solve complex design challenges. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems. 

 

 KEY RESPONSIBILITIES: 

  • Layout design of high speed and high performance SerDes analog mixed signal circuit in accordance to project requirements and specifications.
  • Block level physical implementation which includes floor-planning, power distribution network, clock and signal routing, analog and mixed signal transistor level layout.
  • Participate in post-layout circuit performance analysis
  • Participate in block/IP/chip level integration activities
  • Estimate realistic schedule, track and report clear progress and status
  • Strong participation in defining layout methodology and flow
  • Driving layout productivity improvement initiatives (i.e: pcell development and automation)
  • Other responsibilities which include supervision of layout resources (onsite and offsite), assessing and correcting layout quality issues, and providing feedback to design teams.

PREFERRED EXPERIENCE: 

  • 4 year of layout design experience in lower process nodes (7nm or below)
  • Good understanding of analog and mixed signal layout fundamentals, IR, EM, self and coupling capacitances, RC delay and self-heating
  • Good understanding of high speed critical signal routing and shielding
  • Strong in physical design verifications (LVS/DRC/ERC/ANT/ESD/etc)
  • Familiarity with circuit design concepts/flows and IC manufacturing processes
  • Experience in layout of high-speed SerDes blocks and PLLs in advanced Fin-FET process is a plus
  • Experience with digital on top integration flow or digital SOC flow is a benefit
  • Experience with Cadence SKILL and other programming is a benefit (Perl, Pythong, Tcl, etc ...)
  • Ability to work closely with the remote & different time zones design teams 
  • Excellent team player and good communication skills

ACADEMIC CREDENTIALS: 

  • Bachelors or Masters degree in computer engineering/Electrical Engineering. 

LOCATION:

Penang, Malaysia

 

#LI-FL1

#LI-Hybrid

COMPANY JOBS
1435 available jobs
WEBSITE