SMTS Silicon Design Engineer

Sep 15, 2024
Bengaluru, India
... Not specified
... Intermediate
Full time
... Office work


WHAT YOU DO AT AMD CHANGES EVERYTHING

We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives. 

AMD together we advance_




SMTS SILICON DESIGN ENGINEER

THE ROLE (SOC Verification lead Engineer: Global data path ):

  • Lead SOC level verification activities for the some domains, subsystem or signature IP’s in the complex SOC. He will be responsible for Global data path verification involving PCIE, USB, Ethernet, peripherals and graphics engines.
  • Add on responsibility SOC Integration after having co-ordination with IPs, SOC (Design, DFT & PD) teams. To take complete IP integration responsibility, including the deployment verification.
  • Understand spec, interact with customer, team members, lead and come up with testplan, code testcases, checkers, UVM agents, scoreboards and assertions.

 

THE PERSON:

  • Engineer with strong self-driving ability.
  • Need excellent communication skills (both written and oral)
  • Strong problem-solving skills, go to person for UVM coding, Testcase coding, checkers and assertions.

 

KEY RESPONSIBILITIES:

  • Global data path verification involving Graphics engines, PCIE, USB, Ethernet and all low speed peripherals.
  • IP deployment to complex SOCs and get the integration testing done.
  • Testcase coding, Debugging issues, regressions, UVM agent coding, checkers coding, scoreboard coding and Assertions coding.

 PREFERRED EXPERIENCE:

  • Knowledge on PCIE, Ethernet, USB, SPI, UART and low speed peripheral
  • Expertise in IP, Subsystem and SOC Verification with specialization in Integration, verification tools
  • Work with a team of Architects, Hardware and Software engineers to Define the product use case scenarios.
  • Strong hands-on experience in different SOC Verification activities, UVM, System Verilog, kv, X86, C++, HW/SW co-verification, Test plan review, Debug/triage, Coverage, Strong Problem Solving, Automation and Debugging Skills, System bus protocol understanding including some of the common IPs like ACE, CHI, AXI, PCIe, DDR, memory controller etc.
  • Comfortable with design/verification tools and flows like VCS, Verdi, SOC Connectivity, SV assertions, HW-SW co-simulations, UPF/CPF flows etc.
  • Strong understanding of System integration, Make file flow, Verification Methodologies, Boot up sequence.
  • Expertise in managing execution team, project planning, IP delivery timelines, deliverables and quality checks, Resource planning, critical path analysis, risks identification and mitigation plan.
  • JIRA based project management is a plus. 

 

ACADEMIC CREDENTIALS:

  • BE/B.Tech/ME/MTECH/MS or equivalent in ECE/EEE/CSE
  • ~15-17 years of strong DV experience in IP, Sub System & SOC Verification, IP deployment/integration.

 

#LI-SR4




Benefits offered are described:  AMD benefits at a glance.

 

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.   We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Benefits offered are described:  AMD benefits at a glance.

 

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.   We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

SMTS SILICON DESIGN ENGINEER

THE ROLE (SOC Verification lead Engineer: Global data path ):

  • Lead SOC level verification activities for the some domains, subsystem or signature IP’s in the complex SOC. He will be responsible for Global data path verification involving PCIE, USB, Ethernet, peripherals and graphics engines.
  • Add on responsibility SOC Integration after having co-ordination with IPs, SOC (Design, DFT & PD) teams. To take complete IP integration responsibility, including the deployment verification.
  • Understand spec, interact with customer, team members, lead and come up with testplan, code testcases, checkers, UVM agents, scoreboards and assertions.

 

THE PERSON:

  • Engineer with strong self-driving ability.
  • Need excellent communication skills (both written and oral)
  • Strong problem-solving skills, go to person for UVM coding, Testcase coding, checkers and assertions.

 

KEY RESPONSIBILITIES:

  • Global data path verification involving Graphics engines, PCIE, USB, Ethernet and all low speed peripherals.
  • IP deployment to complex SOCs and get the integration testing done.
  • Testcase coding, Debugging issues, regressions, UVM agent coding, checkers coding, scoreboard coding and Assertions coding.

 PREFERRED EXPERIENCE:

  • Knowledge on PCIE, Ethernet, USB, SPI, UART and low speed peripheral
  • Expertise in IP, Subsystem and SOC Verification with specialization in Integration, verification tools
  • Work with a team of Architects, Hardware and Software engineers to Define the product use case scenarios.
  • Strong hands-on experience in different SOC Verification activities, UVM, System Verilog, kv, X86, C++, HW/SW co-verification, Test plan review, Debug/triage, Coverage, Strong Problem Solving, Automation and Debugging Skills, System bus protocol understanding including some of the common IPs like ACE, CHI, AXI, PCIe, DDR, memory controller etc.
  • Comfortable with design/verification tools and flows like VCS, Verdi, SOC Connectivity, SV assertions, HW-SW co-simulations, UPF/CPF flows etc.
  • Strong understanding of System integration, Make file flow, Verification Methodologies, Boot up sequence.
  • Expertise in managing execution team, project planning, IP delivery timelines, deliverables and quality checks, Resource planning, critical path analysis, risks identification and mitigation plan.
  • JIRA based project management is a plus. 

 

ACADEMIC CREDENTIALS:

  • BE/B.Tech/ME/MTECH/MS or equivalent in ECE/EEE/CSE
  • ~15-17 years of strong DV experience in IP, Sub System & SOC Verification, IP deployment/integration.

 

#LI-SR4

COMPANY JOBS
1123 available jobs
WEBSITE